7cbb645a264c2f517a4dd30de42b235e

Микросхема SN74HC109N DIP16 -40/+85 C

37,24 руб.

x 37,24 = 37,24
НаличиеСрок1шт20шт50шт100шт1000шт5000шт10000шт50000шт
Склад №110-12 дней37,24руб.34,63руб.33,52руб.32,77руб.30,54руб.29,79руб.29,05руб.26,81руб.
НаличиеСрок1шт20шт50шт100шт1000шт5000шт10000шт50000шт
Склад №25-7 дней67,40руб.61,82руб.60,70руб.59,21руб.55,12руб.54,00руб.52,51руб.47,29руб.
НаличиеСрок1шт20шт50шт100шт1000шт5000шт10000шт50000шт
Склад №35 дней87,14руб.80,44руб.78,58руб.76,71руб.71,50руб.69,64руб.68,15руб.61,07руб.
НаличиеСрок1шт20шт50шт100шт1000шт5000шт10000шт50000шт
Склад №47-10 дней44,69руб.40,96руб.40,22руб.39,10руб.36,50руб.35,75руб.34,63руб.31,28руб.
НаличиеСрок1шт20шт50шт100шт1000шт5000шт10000шт50000шт
Склад №55 дней86,02руб.79,32руб.77,46руб.75,60руб.73,36руб.70,76руб.67,03руб.60,33руб.

Характеристики

SN74HC109N DIP16 -40/+85 CThe SN74HC109N is a dual positive-edge-triggered J-K Flip-flop with clear and preset. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock pulse. Clock triggering occurs at a voltage level and is not related directly to the rise time of the clock pulse. Following the hold-time interval, data at the J and K inputs can be changed without affecting the levels at the outputs. It can perform as toggle flip-flop by grounding K and tying J high. It can perform as D-type flip-flops if J and K are tied together.

• High-current outputs drive up to 10 LSTTL loads
• 40µA Maximum low power consumption
• 12ns Typical tpd
• ±4mA Output drive at 5V
• 1µA Maximum low input current